Wartungsankündigung: Wichtig: bitte beachten Sie unsere Wartungsankündigungen für Dienstag, den 02. April 2024 und Freitag, den 05. April 2024 auf der Magazineinstiegseite!
Maintenance announcement: please note our maintenance announcements for Tuesday, 02 April 2024 and Friday, 05 April on the repository page!
Wartungshinweis: wegen wichtigen Wartungsarbeiten an den OpenCast-Servern, bitten wir Sie über das Osterwochenende keine neuen Videos hochzuladen! Die bereits vorhandenen OpenCast-Videos stehen aber wieder zur Verfügung.
Symbol Kurs

Performance Optimization for Multicore Chips

[Online Seminar] The trend of increasing the number of integrated cores on a single chip has become apparent in chip manufacture. Some commercial industrial examples are 48-core Intel’s SCC, 61-core Intel Xeon Phi, and Tilera’s processor family. To exploit available multi cores on the chip, multi-threaded applications have emerged to run multiple threads of each application in parallel on the available cores. In order to optimize for performance in multicore chips, a resource management technique is required to distribute the chip’s resources among the different applications; i.e., determine the number of cores that should be allocated to each application and the voltage and frequency levels of these cores. Moreover, to be efficient, a resource management technique needs to consider the implications of its decisions on the physical state of the cores like the temperature and the power consumption. In this seminar, students will review cutting-edge state-of-the-art research (publications) in the area of resource management for multicores. The findings will be summarized in a seminar report and presented to CES members and to the other members of the course. Students are welcome to suggest own topics related to multicores, but this is not required.

Zusammenfassung

[Online Seminar] The trend of increasing the number of integrated cores on a single chip has become apparent in chip manufacture. Some commercial industrial examples are 48-core Intel’s SCC, 61-core Intel Xeon Phi, and Tilera’s processor family. To exploit available multi cores on the chip, multi-threaded applications have emerged to run multiple threads of each application in parallel on the available cores. In order to optimize for performance in multicore chips, a resource management technique is required to distribute the chip’s resources among the different applications; i.e., determine the number of cores that should be allocated to each application and the voltage and frequency levels of these cores. Moreover, to be efficient, a resource management technique needs to consider the implications of its decisions on the physical state of the cores like the temperature and the power consumption.

In this seminar, students will review cutting-edge state-of-the-art research (publications) in the area of resource management for multicores. The findings will be summarized in a seminar report and presented to CES members and to the other members of the course.
Students are welcome to suggest own topics related to multicores, but this is not required.

Allgemein

Sprache
Deutsch
Copyright
This work has all rights reserved by the owner.

Verfügbarkeit

Zugriff
Unbegrenzt – wenn online geschaltet
Aufnahmeverfahren
Sie können diesem Kurs direkt beitreten.
Zeitraum für Beitritte
Unbegrenzt

Für Kursadministratoren freigegebene Daten

Daten des Persönlichen Profils
Benutzername
Vorname
Nachname
E-Mail
Matrikelnummer

Zusätzliche Informationen

Objekt-ID
1560551
Link zu dieser Seite